

# Lab 1: Build and Simulate Digital Logic Circuits using Logisim and TinkerCAD Sign-Off Sheet

| Student 1: _ | Dona then | DOCZ   | ECE mailbox: | 207 |
|--------------|-----------|--------|--------------|-----|
| Student 2: _ | Margaret  | Ernest | ECE mailbox: |     |

COMPLETE ALL THE ASSIGNMENTS IN THE CHECKLIST BELOW IN ORDER TO GET FULL CREDIT!

| Check List                                                                                                                                                                                                                           |               |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|
| Assignments                                                                                                                                                                                                                          | TA Sign-off   |  |
| Pre-Lab (MUST be completed before the start of the lab)                                                                                                                                                                              |               |  |
| <ul> <li>Watch Videos (see links at the bottom of the next page) and Read Lab Write-up</li> <li>Complete the truth table</li> <li>Download Logisim at:<br/>https://sourceforge.net/projects/circuit/files/latest/download</li> </ul> |               |  |
| Part 1:                                                                                                                                                                                                                              |               |  |
| <ul> <li>Verifying Digital Logic using Tinkercad</li> </ul>                                                                                                                                                                          | JOSEP TA      |  |
| <ul> <li>Verify the Rules and regulations of Boolean</li> <li>Algebra using Logisim</li> </ul>                                                                                                                                       |               |  |
| Part 3:                                                                                                                                                                                                                              |               |  |
| 2-bit input Seven Segment Display                                                                                                                                                                                                    | STATE OF CARD |  |

# Submission Details: (see the example submission on CANVAS)

- Sign-off sheet, pre-lab work, and screenshots of circuit(s) from TinkerCAD/Logisim, all embedded in single .pdf document.
- Record 2-3 minute video showing that you've completed all the assignments in the checklist.
- Upload both .pdf and video files on CANVAS individually.

Due Date: 04/14/2020 [Sec D04] 04/15/2020 [Sec D01, D02, D03]

<sup>\*\*</sup>Both Students MUST be present (Zoom) at Sign-off for any and all parts!!

## PRE-LAB

Complete the truth table for the Basic Digital Logic Gates below:

Also drive the Boolean expression for each logic gate.

## AND Gate

| Α | В | Output |                                                                                                                 |
|---|---|--------|-----------------------------------------------------------------------------------------------------------------|
| 0 | 0 | 0      | ]                                                                                                               |
| 0 | 1 | 0      |                                                                                                                 |
| 1 | 0 | 0      |                                                                                                                 |
| 1 | 1 |        | en popular de la companya de la comp |

#### **OR Gate**

| Α | В | Output | 3     |
|---|---|--------|-------|
| 0 | 0 | 0      |       |
| 0 | 1 | 1      | 1-1 > |
| 1 | 0 | (      |       |
| 1 | 1 |        |       |

## **NAND Gate**

| Α | В | Output |
|---|---|--------|
| 0 | 0 |        |
| 0 | 1 |        |
| 1 | 0 |        |
| 1 | 1 | 0      |

## **NOR Gate**

| Α   | В | Output |
|-----|---|--------|
| 0   | 0 |        |
| 0   | 1 | 0      |
| 1   | 0 | 0      |
| . 1 | 1 | 0      |



## **XNOR Gate**

| Α | В | Output |
|---|---|--------|
| 0 | 0 | 1      |
| 0 | 1 | 0      |
| 1 | 0 | 0      |
| 1 | 1 | 1      |



## **XOR Gate**

|   |                  | _                        |
|---|------------------|--------------------------|
| В | Output           |                          |
| 0 | 0                |                          |
| 1 |                  | 1 >                      |
| 0 | 1                | 1                        |
| 1 | O                |                          |
|   | B<br>0<br>1<br>0 | B Output 0 0 1 1 0 1 1 0 |

## **NOT Gate**

| Α | Output |
|---|--------|
| 0 | - 1    |
| 1 | 0      |



Watch the tutorials on how to get started on TinkerCAD and Logisim at the following links:

Logic Gates using Tinkercad: https://www.youtube.com/watch?v=xvh8TuudNmk&t=132s

Logisim Tutorial for Beginners: https://www.youtube.com/watch?v=crApn9nJ\_nw&t=7s
Analyze the Digital Circuit using Logisim: https://www.youtube.com/watch?v=40Frqu4H7tU

. 2-bit Input 7-Segment Display Simulation | Logisim | Tinkercad: https://youtu.be/C1omzzwVdhM 21:06 min

13:35 min 15:21 min 06:09 min 21:06 min

# Lab 1: Build and Simulate Digital Logic Circuits using Logisim and TinkerCAD Sign-Off Sheet

| Student 1: | Margaret Earnest | ECE mailbox: |
|------------|------------------|--------------|
| Student 2: | Jonathan Lopez   | ECE mailbox: |

## COMPLETE ALL THE ASSIGNMENTS IN THE CHECKLIST BELOW IN ORDER TO GET FULL CREDIT!

| Check List                                                                                                                                                                                                                           |             |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| Assignments                                                                                                                                                                                                                          | TA Sign-off |  |  |  |
| <b>Pre-Lab</b> ( <b>MUST</b> be completed before the start of the lab)                                                                                                                                                               |             |  |  |  |
| <ul> <li>Watch Videos (see links at the bottom of the next page) and Read Lab Write-up</li> <li>Complete the truth table</li> <li>Download Logisim at:<br/>https://sourceforge.net/projects/circuit/files/latest/download</li> </ul> |             |  |  |  |
| Part 1:                                                                                                                                                                                                                              |             |  |  |  |
| <ul> <li>Verifying Digital Logic using Tinkercad</li> </ul>                                                                                                                                                                          |             |  |  |  |
| <ul> <li>Part 2:</li> <li>Verify the Rules and regulations of Boolean</li> <li>Algebra using Logisim</li> </ul>                                                                                                                      |             |  |  |  |
| Part 3:  • 2-bit input Seven Segment Display                                                                                                                                                                                         |             |  |  |  |

## Submission Details: (see the example submission on CANVAS)

- Sign-off sheet, pre-lab work, and screenshots of circuit(s) from TinkerCAD/Logisim, all embedded in single .pdf document.
- Record 2-3 minute video showing that you've completed all the assignments in the checklist.
- Upload both .pdf and video files on CANVAS individually.

<u>Due Date:</u> 04/14/2020 [Sec Do4] 04/15/2020 [Sec Do1, Do2, Do3]

## **PRE-LAB**

Complete the truth table for the Basic Digital Logic Gates below:

Also drive the Boolean expression for each logic gate.

### AND Gate

| Α | В | Output |
|---|---|--------|
| 0 | 0 | 0      |
| 0 | 1 | 0      |
| 1 | 0 | 0      |
| 1 | 1 | 1      |

#### **OR Gate**

| Α | В | Output |  |  |  |
|---|---|--------|--|--|--|
| 0 | 0 | 0      |  |  |  |
| 0 | 1 | 1      |  |  |  |
| 1 | 0 | 1      |  |  |  |
| 1 | 1 | 1      |  |  |  |

#### **NAND Gate**

| Α | В | Output |  |  |  |
|---|---|--------|--|--|--|
| 0 | 0 | 1      |  |  |  |
| 0 | 1 | 1      |  |  |  |
| 1 | 0 | 1      |  |  |  |
| 1 | 1 | 0      |  |  |  |

### **NOR Gate**

| Α | В | Output |  |  |  |
|---|---|--------|--|--|--|
| 0 | 0 | 1      |  |  |  |
| 0 | 1 | 0      |  |  |  |
| 1 | 0 | 0      |  |  |  |
| 1 | 1 | 0      |  |  |  |

#### **XNOR Gate**

| Α | В | Output |  |  |  |
|---|---|--------|--|--|--|
| 0 | 0 | 1      |  |  |  |
| 0 | 1 | 0      |  |  |  |
| 1 | 0 | 0      |  |  |  |
| 1 | 1 | 1      |  |  |  |

#### **XOR Gate**

| Α | В | Output |  |  |  |
|---|---|--------|--|--|--|
| 0 | 0 | 0      |  |  |  |
| 0 | 1 | 1      |  |  |  |
| 1 | 0 | 1      |  |  |  |
| 1 | 1 | 0      |  |  |  |

## **NOT Gate**

| Α | Output |
|---|--------|
| 0 | 1      |
| 1 | 0      |

Watch the tutorials on how to get started on TinkerCAD and Logisim at the following links:

1. Logic Gates using Tinkercad: <a href="https://www.youtube.com/watch?v=xvh8TuudNmk&t=132s">https://www.youtube.com/watch?v=xvh8TuudNmk&t=132s</a>

13:35 min

2. Logisim Tutorial for Beginners: <a href="https://www.youtube.com/watch?v=crApn9nJ">https://www.youtube.com/watch?v=crApn9nJ</a> nw&t=7s

15:21 min

3. Analyze the Digital Circuit using Logisim: <a href="https://www.youtube.com/watch?v=4OFrqu4H7tU">https://www.youtube.com/watch?v=4OFrqu4H7tU</a>

06:09 min

4. 2-bit Input 7-Segment Display Simulation | Logisim | Tinkercad: <a href="https://youtu.be/C1omzzwVdhM">https://youtu.be/C1omzzwVdhM</a> 21:06 min

## ECE 2029 INTRODUCTION TO DIGITAL CIRCUIT DESIGN



## Lab 1 - Build and Simulate Logic Circuits

### **OBJECTIVE**

- 1) To study the function of basic logic gates: AND, OR, INVERT, NAND, XOR, and NOR.
- 2) To study the representation of these functions by truth tables, logic diagrams and Boolean algebra.
- 3) To build and simulate logic circuits, observe and verify the output response.

## **THEORY**

AND A multi-input circuit in which the output is 1 only if all inputs are 1. The symbolic

representation of the AND gate is shown in Fig. 1a.

OR A multi-input circuit in which the output is 1 when any input is 1. The symbolic

representation of the OR gate is shown in Fig. 1b.

**INVERT** The output is 0 when the input is 1, and the output is 1 when the input is 0. The

symbolic representation of an inverter is shown in Fig. 1c.

NAND AND followed by INVERT. The symbolic representation of the NAND gate is shown in

Fig 1d.

**NOR** OR followed by INVERT as shown in Fig 1e.

**EX-OR** The output of the Exclusive –OR gate, is o when it's two inputs are the same and its

output is 1 when its two inputs are different.

**Truth Table** Representation of the output logic levels of a logic circuit for every possible

combination of levels of the inputs. This is best done by means of a systematic

tabulation.



## **EQUIPMENT**

A computer connected to internet.

## SIMULATION USING TINKERCAD FROM AUTODESK

• **Tinkercad** is a free, online 3D design and 3D printing app for everyone. It helps you to prototype your electronic designs completely within the browser, before building them in real life.

Visit <a href="https://www.tinkercad.com/">https://www.tinkercad.com/</a>, create an account and log in. <a href="https://www.tinkercad.com/">No installation required</a>.

Watch the tutorials on how to get started on TinkerCAD at the links provided in the pre-lab.

Logisim – already installed on machines in AK 317 and AK113. Also available for FREE at the following link: <a href="https://sourceforge.net/projects/circuit/files/latest/download">https://sourceforge.net/projects/circuit/files/latest/download</a>.
 Logisim is a logic simulator which permits circuits to be designed and simulated using a graphical user interface.

Watch the tutorials on how to get started on Logisim at the links provided in the pre-lab.

## **COMPONENTS**

- 1) IC Type 7432 Quadruple 2-input OR gates
- 2) IC Type 7408 Quadruple 2-input AND gates
- 3) IC Type 7400 Quadruple 2-input NAND gates
- 4) IC Type 7402 Quadruple 2-input NOR gates
- 5) IC Type 7486 Quadruple 2-input XOR gates
- 6) IC Type 7404 Hex Inverters/NOT gate

Note: See Fig. 2 for pin configurations.

# Part 1: Verifying Digital Logic using Tinkercad

OR, AND, NAND, NOR, and XOR gates.



Fig.2 IC pin configuration

- 1. Use one gate for each IC 7400 (NAND), 7402 (NOR), 7408 (AND), 7432 (OR), 7486 (XOR) and verify the logic. See Fig. 2 to identify input and output pins for each gate. Pins 7 and 14 are ground (o V) and  $V_{cc}$  (5 V).
- 2. [IC 7400] Connect input pins 1 and 2 using jumper wires to apply logic (0 $\rightarrow$ GND, 1 $\rightarrow$ 5V). Connect output pin 3 to LED as shown in Fig 3 as an example for the NAND gate.

Remember: LED ON = Logic 1 (High) and LED OFF = Logic 0 (Low)



Fig. 3

3. Apply the logic levels 0 and 1 in the sequence shown in table 1. Record the output logic levels. Repeat the recordings for each digital logic gate.

Table 1 Output Response

| Input Pins |       | Output Pin |     |      |     |     |
|------------|-------|------------|-----|------|-----|-----|
|            |       | Pin 3      |     |      |     |     |
| Pin 1      | Pin 2 | OR         | AND | NAND | NOR | XOR |
| 0          | 0     | 0          | 0   | 1    | 1   | 0   |
| 0          | 1     | 1          | 0   | 1    | 0   | 1   |
| 1          | 0     | 1          | 0   | 1    | 0   | 1   |
| 1          | 1     | 1          | 1   | 0    | 0   | 0   |

4. Use an inverter gate from **IC 7404** whose input pin is pin 1 and whose output pin is pin 2. Apply the logic levels 0 and 1 in the sequence shown in table 2. Record the output logic levels.



Fig.4 Inverter gate

Table 2.

| Pin 1 | Pin 2 |  |
|-------|-------|--|
| 0     | 1     |  |
| 1     | 0     |  |

# Part 2: Verify the Rules and regulations of Boolean Algebra using Logisim

1. Using digital logic gates, design a digital circuit to verify the following expressions:

1. A+0 = A

2. 
$$A+1=1$$

3. 
$$A.0 = 0$$

4. 
$$A.1 = A$$

5. 
$$A+A=A$$

8. 
$$A.A' = 0$$

9. A'. B' = 
$$(A+B)'$$

2. Build the following circuit using Logisim and verify the logic. Record the values in the table below:



Table 3 Output Response of Circuit in Fig. 5

| Inputs |   | Outputs |   |   |   |   |
|--------|---|---------|---|---|---|---|
| Α      | В | C       | D | E | F | Q |
| 0      | 0 | 0       | 1 | 0 | 1 | 0 |
| 0      | 0 | 1       | 1 | 0 | 1 | 0 |
| 0      | 1 | 0       | 1 | 0 | 1 | 0 |
| 0      | 1 | 1       | 0 | 1 | 1 | 0 |
| 1      | 0 | 0       | 0 | 0 | 0 | 1 |
| 1      | 0 | 1       | 0 | 0 | 0 | 1 |
| 1      | 1 | 0       | 0 | 0 | 1 | 0 |
| 1      | 1 | 1       | 0 | 1 | 1 | 0 |

**3.** Verify the recorded values for Q in the table 3 by analyzing the circuit using Logisim and get the Boolean expression for Q.

 $\mathbf{Q} = A.B'$ 

# Part 3: 2-bit input Seven Segment Display

Watch the video at the following link and repeat it.

https://youtu.be/C1omzzwVdhM

Part 1:

NAND Gate (0,1 input; 0 output):



## AND Gate (1,1 input; 1 output):



## NOT Gate (1 input; 0 output):



## OR Gate (0,0 input; 0 output):



## NOR Gate (0,0 input; 1 output):



## XOR Gate (0,0 input; 0 output):



## Part 2.1:



Part 2.2:



## Part 2.3:



## Part 3:





